We a good story
Quick delivery in the UK

CMOS Low Power Analysis

About CMOS Low Power Analysis

In this thesis leakage reduction techniques like stack forcing, multiple threshold CMOS, variable threshold CMOS are explored, that mitigate leakage in circuits, operating in the active mode at various temperatures. Also, implications of technology scaling on the choice of techniques to mitigate total leakage are closely examined. The result is guidelines for designing low-leakage circuits in nanometer technology nodes. Logic gates in the 180nm, 130nm, 100nm and 70nm technology nodes are simulated and analyzed. Here delay analysis of various logic circuits are also examined.

Show more
  • Language:
  • English
  • ISBN:
  • 9783844382778
  • Binding:
  • Paperback
  • Pages:
  • 100
  • Published:
  • May 31, 2011
  • Dimensions:
  • 152x229x6 mm.
  • Weight:
  • 159 g.
Delivery: 1-2 weeks
Expected delivery: December 12, 2024
Extended return policy to January 30, 2025

Description of CMOS Low Power Analysis

In this thesis leakage reduction techniques like stack forcing, multiple threshold CMOS, variable threshold CMOS are explored, that mitigate leakage in circuits, operating in the active mode at various temperatures. Also, implications of technology scaling on the choice of techniques to mitigate total leakage are closely examined. The result is guidelines for designing low-leakage circuits in nanometer technology nodes. Logic gates in the 180nm, 130nm, 100nm and 70nm technology nodes are simulated and analyzed. Here delay analysis of various logic circuits are also examined.

User ratings of CMOS Low Power Analysis



Find similar books
The book CMOS Low Power Analysis can be found in the following categories:

Join thousands of book lovers

Sign up to our newsletter and receive discounts and inspiration for your next reading experience.