We a good story
Quick delivery in the UK

Prevention of SoC Failure with Cache Write Management Techniques

About Prevention of SoC Failure with Cache Write Management Techniques

Advent of Very Large Scale Integration (VLSI) technology, enables embedding of a large class of electronic circuits within a chip. As per Moore¿s law, transistor counts are getting doubled every two years. Chip multiprocessors (CMPs), therefore, integrates thousands of on-chip cores and multi-layer on-chip cache to support the memory demand of those cores that accredits complex multi-programmed environment. But the large sized cache consumes huge percentage of total power and occupies an appreciable chip floor area. On-chip nonvolatile memory (NVM) is advantageous as compared to SRAM or DRAM. However, NVM more specifically Resistive memories suffer from write endurance issue under workload variation and Malicious attacks. Variable cell lifetime is also observed in such memories. Multiple cells of ReRAM encounters stuck-at faults. Cellular automata (CA) technology is considered almost everywhere in physical and biological systems as powerful models. CA is applied in pattern recognition, networking, cryptography, VLSI testing, computer architecture etc. The objective is to introduce design of a robust ReRAM based memory subsystem for CMPs with cache write management techniques.

Show more
  • Language:
  • English
  • ISBN:
  • 9786206178859
  • Binding:
  • Paperback
  • Pages:
  • 156
  • Published:
  • January 18, 2024
  • Dimensions:
  • 150x10x220 mm.
  • Weight:
  • 250 g.
Delivery: 1-2 weeks
Expected delivery: December 12, 2024
Extended return policy to January 30, 2025

Description of Prevention of SoC Failure with Cache Write Management Techniques

Advent of Very Large Scale Integration (VLSI) technology, enables embedding of a large class of electronic circuits within a chip. As per Moore¿s law, transistor counts are getting doubled every two years. Chip multiprocessors (CMPs), therefore, integrates thousands of on-chip cores and multi-layer on-chip cache to support the memory demand of those cores that accredits complex multi-programmed environment. But the large sized cache consumes huge percentage of total power and occupies an appreciable chip floor area. On-chip nonvolatile memory (NVM) is advantageous as compared to SRAM or DRAM. However, NVM more specifically Resistive memories suffer from write endurance issue under workload variation and Malicious attacks. Variable cell lifetime is also observed in such memories. Multiple cells of ReRAM encounters stuck-at faults. Cellular automata (CA) technology is considered almost everywhere in physical and biological systems as powerful models. CA is applied in pattern recognition, networking, cryptography, VLSI testing, computer architecture etc. The objective is to introduce design of a robust ReRAM based memory subsystem for CMPs with cache write management techniques.

User ratings of Prevention of SoC Failure with Cache Write Management Techniques



Join thousands of book lovers

Sign up to our newsletter and receive discounts and inspiration for your next reading experience.