We a good story
Quick delivery in the UK

Mitigating Process Variability and Soft Errors at Circuit-Level for FinFETs

About Mitigating Process Variability and Soft Errors at Circuit-Level for FinFETs

This book evaluates the influence of process variations (e.g. work-function fluctuations) and radiation-induced soft errors in a set of logic cells using FinFET technology, considering the 7nm technological node as a case study. Moreover, for accurate soft error estimation, the authors adopt a radiation event generator tool (MUSCA SEP3), which deals both with layout features and electrical properties of devices. The authors also explore four circuit-level techniques (e.g. transistor reordering, decoupling cells, Schmitt Trigger, and sleep transistor) as alternatives to attenuate the unwanted effects on FinFET logic cells. This book also evaluates the mitigation tendency when different levels of process variation, transistor sizing, and radiation particle characteristics are applied in the design. An overall comparison of all methods addressed by this work is provided allowing to trace a trade-off between the reliability gains and the design penalties of each approach regardingthe area, performance, power consumption, single event transient (SET) pulse width, and SET cross-section.

Show more
  • Language:
  • English
  • ISBN:
  • 9783030683702
  • Binding:
  • Paperback
  • Pages:
  • 131
  • Published:
  • March 11, 2022
  • Edition:
  • 12021
  • Dimensions:
  • 155x235x0 mm.
  • Weight:
  • 238 g.
Delivery: 2-4 weeks
Expected delivery: July 27, 2024

Description of Mitigating Process Variability and Soft Errors at Circuit-Level for FinFETs

This book evaluates the influence of process variations (e.g. work-function fluctuations) and radiation-induced soft errors in a set of logic cells using FinFET technology, considering the 7nm technological node as a case study. Moreover, for accurate soft error estimation, the authors adopt a radiation event generator tool (MUSCA SEP3), which deals both with layout features and electrical properties of devices. The authors also explore four circuit-level techniques (e.g. transistor reordering, decoupling cells, Schmitt Trigger, and sleep transistor) as alternatives to attenuate the unwanted effects on FinFET logic cells. This book also evaluates the mitigation tendency when different levels of process variation, transistor sizing, and radiation particle characteristics are applied in the design. An overall comparison of all methods addressed by this work is provided allowing to trace a trade-off between the reliability gains and the design penalties of each approach regardingthe area, performance, power consumption, single event transient (SET) pulse width, and SET cross-section.

User ratings of Mitigating Process Variability and Soft Errors at Circuit-Level for FinFETs



Find similar books
The book Mitigating Process Variability and Soft Errors at Circuit-Level for FinFETs can be found in the following categories:

Join thousands of book lovers

Sign up to our newsletter and receive discounts and inspiration for your next reading experience.